Media-independent interface
The media-independent interface (MII) was originally defined as a standard interface to connect a Fast Ethernet (i.e., 100 Mbit/s) medium access control (MAC) block to a PHY chip. The MII is standardized by IEEE 802.3u and connects different types of PHYs to MACs. Being media independent means that different types of PHY devices for connecting to different media (i.e. twisted pair, fiber optic, etc.) can be used without redesigning or replacing the MAC hardware. Thus any MAC may be used with any PHY, independent of the network signal transmission medium.
The MII can be used to connect a MAC to an external PHY using a pluggable connector, or directly to a PHY chip on the same PCB. On older PCs the CNR connector Type B carried MII signals.
Network data on the interface is framed using the IEEE Ethernet standard. As such it consists of a preamble, start frame delimiter, Ethernet headers, protocol-specific data and a cyclic redundancy check (CRC). The original MII transfers network data using 4-bit nibbles in each direction (4 transmit data bits, 4 receive data bits). The data is clocked at 25 MHz to achieve 100 Mbit/s throughput. The original MII design has been extended to support reduced signals and increased speeds. Current variants include:
- Reduced media-independent interface (RMII)
- Gigabit media-independent interface (GMII)
- Reduced gigabit media-independent interface (RGMII)
- Serial media-independent interface (SMII)[1]
- Serial gigabit media-independent interface (serial GMII, SGMII)
- High serial gigabit media-independent interface (HSGMII)
- Quad serial gigabit media-independent interface (QSGMII)
- Penta serial gigabit media-independent interface (PSGMII)
- 10-gigabit media-independent interface (XGMII)
The Management Data Input/Output (MDIO) serial bus is a subset of the MII that is used to transfer management information between MAC and PHY. At power up, using autonegotiation, the PHY usually adapts to whatever it is connected to unless settings are altered via the MDIO interface.
Standard MII
[edit]The standard MII features a small set of registers:[2]: Section 22.2.4 "Management functions"
- Basic Mode Configuration (#0)
- Status Word (#1)
- PHY Identifier (#2, #3)
- Auto-Negotiation Advertisement (#4)
- Auto-Negotiation Link Partner Base Page Ability (#5)
- Auto-Negotiation Expansion (#6)
- Auto-Negotiation Next Page Transmit (#7)
- Auto-Negotiation Link Partner Received Next Page (#8)
- MASTER-SLAVE Control Register (#9)
- MASTER-SLAVE Status Register (#10)
- PSE Control register (#11)
- PSE Status register (#12)
- MMD Access Control Register (#13)
- MMD Access Address Data Register (#14)
Register #15 is reserved; registers #16 through #31 are vendor-specific. The registers are used to configure the device and to query the current operating mode.[further explanation needed]
The MII Status Word is the most useful datum, since it may be used to detect whether an Ethernet NIC is connected to a network. It contains a bit field with the following information:[2]: Section 22.2.4.2.2 "100BASE-X full duplex ability"
Bit value | Meaning |
---|---|
0x8000 | Capable of 100BASE-T4 |
0x6000 | Capable of 100BASE-TX full/half duplex |
0x1800 | Capable of 10BASE-T full/half duplex |
0x0600 | Capable of 100BASE-T2 full/half duplex |
0x0100 | Extended status (Gigabit Ethernet) register exists |
0x0080 | Capable of unidirectional operation |
0x0040 | Management frame preamble suppression permitted |
0x0020 | Autonegotiation complete |
0x0010 | Remote fault |
0x0008 | Capable of Autonegotiation |
0x0004 | Link established |
0x0002 | Jabber detected |
0x0001 | Extended MII registers exist |
Transmitter signals
[edit]Signal name | Description | Direction |
---|---|---|
TX_CLK | Transmit clock | PHY to MAC |
TXD0 | Transmit data bit 0 (transmitted first) | MAC to PHY |
TXD1 | Transmit data bit 1 | MAC to PHY |
TXD2 | Transmit data bit 2 | MAC to PHY |
TXD3 | Transmit data bit 3 | MAC to PHY |
TX_EN | Transmit enable | MAC to PHY |
TX_ER | Transmit error (optional) | MAC to PHY |
The transmit clock is a free-running clock generated by the PHY based on the link speed (25 MHz for 100 Mbit/s, 2.5 MHz for 10 Mbit/s). The remaining transmit signals are driven by the MAC synchronously on the rising edge of TX_CLK. This arrangement allows the MAC to operate without having to be aware of the link speed. The transmit enable signal is held high during frame transmission and low when the transmitter is idle.
Transmit error may be raised for one or more clock periods during frame transmission to request the PHY to deliberately corrupt the frame in some visible way that precludes it from being received as valid. This may be used to abort a frame when some problem is detected after transmission has already started. The MAC may omit the signal if it has no use for this functionality, in which case the signal should be tied low for the PHY.
More recently, raising transmit error outside frame transmission is used to indicate the transmit data lines are being used for special-purpose signalling. Specifically, the data value 0b0001 (held continuously with TX_EN low and TX_ER high) is used to request an EEE-capable PHY to enter low power mode.
Receiver signals
[edit]Signal name | Description | Direction |
---|---|---|
RX_CLK | Receive clock | PHY to MAC |
RXD0 | Receive data bit 0 (received first) | PHY to MAC |
RXD1 | Receive data bit 1 | PHY to MAC |
RXD2 | Receive data bit 2 | PHY to MAC |
RXD3 | Receive data bit 3 | PHY to MAC |
RX_DV | Receive data valid | PHY to MAC |
RX_ER | Receive error | PHY to MAC |
CRS | Carrier sense | PHY to MAC |
COL | Collision detect | PHY to MAC |
The first seven receiver signals are entirely analogous to the transmitter signals, except RX_ER is not optional and used to indicate the received signal could not be decoded to valid data. The receive clock is recovered from the incoming signal during frame reception. When no clock can be recovered (i.e. when the medium is silent), the PHY must present a free-running clock as a substitute.
The receive data valid signal (RX_DV) is not required to go high immediately when the frame starts, but must do so in time to ensure the "start of frame delimiter" byte is included in the received data. Some of the preamble nibbles may be lost.
Similar to transmit, raising RX_ER outside a frame is used for special signalling. For receive, two data values are defined: 0b0001 to indicate the link partner is in EEE low power mode, and 0b1110 for a false carrier indication.
The CRS and COL signals are asynchronous to the receive clock, and are only meaningful in half-duplex mode. Carrier sense is high when transmitting, receiving, or the medium is otherwise sensed as being in use. If a collision is detected, COL also goes high while the collision persists.
In addition, the MAC may weakly pull-up the COL signal, allowing the combination of COL high with CRS low (which a PHY will never produce) to serve as indication of an absent/disconnected PHY.
Management signals
[edit]Signal name | Description | Direction |
---|---|---|
MDIO | Management data | Bidirectional |
MDC | Management data clock | MAC to PHY |
MDC and MDIO constitute a synchronous serial data interface similar to I²C. As with I²C, the interface is a multidrop bus so MDC and MDIO can be shared among multiple PHYs.
Limitations
[edit]The interface requires 18 signals, out of which only two (MDIO and MDC) can be shared among multiple PHYs. This presents a problem, especially for multiport devices; for example, an eight-port switch using MII would need 8 × 16 + 2 = 130 signals.
Reduced media-independent interface
[edit]Reduced media-independent interface (RMII) is a standard which was developed to reduce the number of signals required to connect a PHY to a MAC. Reducing pin count reduces cost and complexity for network hardware especially in the context of microcontrollers with built-in MAC, FPGAs, multiport switches or repeaters, and PC motherboard chipsets. Four things were changed compared to the MII standard to achieve this. These changes mean that RMII uses about half the number of signals compared to MII.
- The two clocks TXCLK and RXCLK are replaced by a single clock. This clock is an input to the PHY rather than an output, which allows the clock signal to be shared among all PHYs in a multiport device, such as a switch.
- The clock frequency is doubled from 25 MHz to 50 MHz, while the data paths are narrowed from 4 bits to 2 bits.
- RXDV and CRS signals are multiplexed into one signal.
- The COL signal is removed.
Signal name | Description | Direction |
---|---|---|
REF_CLK | Continuous 50 MHz reference clock | Reference clock may be an input on both devices from an external clock source, or may be driven from the MAC to the PHY, or may be driven from the PHY to the MAC |
TXD0 | Transmit data bit 0 (transmitted first) | MAC to PHY |
TXD1 | Transmit data bit 1 | MAC to PHY |
TX_EN | When high, clock data on TXD0 and TXD1 to the transmitter | MAC to PHY |
RXD0 | Receive data bit 0 (received first) | PHY to MAC |
RXD1 | Receive data bit 1 | PHY to MAC |
CRS_DV | Carrier Sense (CRS) and RX_Data Valid (RX_DV) multiplexed on alternate clock cycles. In 10 Mbit/s mode, it alternates every 10 clock cycles. | PHY to MAC |
RX_ER | Receive error (optional on switches) | PHY to MAC |
MDIO | Management data | Bidirectional |
MDC | Management data clock. | MAC to PHY |
MDC and MDIO can be shared among multiple PHYs.
The receiver signals are referenced to the REF_CLK, same as the transmitter signals.
This interface requires 9 signals, versus MII's 18. Of those 9, on multiport devices, MDIO, MDC, and REF_CLK may be shared leaving 6 or 7 pins per port.
RMII requires a 50 MHz clock where MII requires a 25 MHz clock and data is clocked out two bits at a time vs 4 bits at a time for MII or 1 bit at a time for SNI (10 Mbit/s only). Data is sampled on the rising edge only (i.e. it is not double-pumped).
The REF_CLK operates at 50 MHz in both 100 Mbit/s mode and 10 Mbit/s mode. The transmitting side (PHY or MAC) must keep all signals valid for 10 clock cycles in 10 Mbit/s mode. The receiver (PHY or MAC) samples the input signals only every ten cycles in 10 Mbit/s mode.
Limitations
[edit]There is no signal which defines whether the interface is in full or half duplex mode, but both the MAC and the PHY need to agree. This must instead be communicated over the serial MDIO/MDC interface. There is also no signal which defines whether the interface is in 10 or 100 Mbit/s mode, so this must also be handled using the MDIO/MDC interface. Version 1.2 of the RMII Consortium specification states that its MDIO/MDC interface is identical to that specified for MII in IEEE 802.3u. Current revisions of IEEE 802.3 specify a standard MDIO/MDC mechanism for negotiating and configuring the link's speed and duplex mode, but it is possible that older PHY devices might have been designed against obsolete versions of the standard, and may therefore use proprietary methods to set speed and duplex.
The lack of the RX_ER signal which is not connected on some MACs (such as multiport switches) is dealt with by data replacement on some PHYs to invalidate the CRC. The missing COL signal is derived from AND-ing together the TX_EN and the decoded CRS signal from the CRS_DV line in half duplex mode. This means a slight modification of the definition of CRS: On MII, CRS is asserted for both Rx and Tx frames; on RMII only for Rx frames. This has the consequence that on RMII the two error conditions no carrier and lost carrier cannot be detected, and it is difficult or impossible to support shared media such as 10BASE2 or 10BASE5.
Since the RMII standard neglected to stipulate that TX_EN should only be sampled on alternate clock cycles, it is not symmetric with CRS_DV and two RMII PHY devices cannot be connected back to back to form a repeater; this is possible, however, with the National DP83848 which supplies the decoded RX_DV as a supplemental signal in RMII mode.[3]
Signal levels
[edit]TTL logic levels are used for 5 V or 3.3 V logic. Input high threshold is 2.0 V and low is 0.8 V. The specification states that inputs should be 5 V tolerant, however, some popular chips with RMII interfaces are not 5 V tolerant. Newer devices may support 2.5 V and 1.8 V logic.
The RMII signals are treated as lumped signals rather than transmission lines. However, the IEEE version of the related MII standard specifies 68 Ω trace impedance.[4] National recommends running 50 Ω traces with 33 Ω series termination resistors for either MII or RMII mode to reduce reflections.[citation needed] National also suggests that traces be kept under 0.15 m long and matched within 0.05 m on length to minimize skew.[4]: 5
Gigabit media-independent interface
[edit]The gigabit media-independent interface (GMII) is an interface between the medium access control (MAC) device and the physical layer (PHY). The interface operates at speeds up to 1000 Mbit/s, implemented using a data interface clocked at 125 MHz with separate eight-bit data paths for receive and transmit, and is backwards compatible with the MII specification and can operate on fall-back speeds of 10 or 100 Mbit/s.
The GMII interface was first defined for 1000BASE-X in IEEE 802.3z-1998 as clause 35, and subsequently incorporated into IEEE 802.3-2000 onwards.[2]: Clause 35
Transmitter signals
[edit]Signal name | Description |
---|---|
GTXCLK | Clock signal for gigabit TX signals (125 MHz) |
TXCLK | Clock signal for 10/100 Mbit/s signals |
TXD[7..0] | Data to be transmitted |
TXEN | Transmitter enable |
TXER | Transmitter error (used to intentionally corrupt a packet, if necessary) |
There are two transmitter clocks. The clock used depends on whether the PHY is operating at gigabit or 10/100 Mbit/s speeds. For gigabit operation, the GTXCLK is supplied to the PHY and the TXD, TXEN, TXER signals are synchronized to this. For 10 or 100 Mbit/s operation, the TXCLK is supplied by the PHY and is used for synchronizing those signals. This operates at either 25 MHz for 100 Mbit/s or 2.5 MHz for 10 Mbit/s connections. In contrast, the receiver uses a single clock signal recovered from the incoming data.
Receiver signals
[edit]Signal name | Description |
---|---|
RXCLK | Received clock signal (recovered from incoming received data) |
RXD[7..0] | Received data |
RXDV | Signifies data received is valid |
RXER | Signifies data received has errors |
COL | Collision detect (half-duplex connections only) |
CS | Carrier sense (half-duplex connections only) |
Management signals
[edit]Signal name | Description |
---|---|
MDC | Management interface clock |
MDIO | Management interface I/O bidirectional pin. |
The management interface controls the behavior of the PHY. It has the same set of registers as the MII, except that register #15 is the Extended Status register.[2]: Section 22.2.4 "Management functions"
Reduced gigabit media-independent interface
[edit][Mbit/s] | [MHz] | Bits/clock cycle |
---|---|---|
10 | 2.5 | 4 |
100 | 25 | 4 |
1000 | 125 | 8 |
The reduced gigabit media-independent interface (RGMII) uses half the number of data pins as are used in the GMII interface. This reduction is achieved by running half as many data lines at double speed, time multiplexing signals and by eliminating non-essential carrier-sense and collision-indication signals. Thus RGMII consists only of 14 pins, as opposed to GMII's 24 to 27.
Data is clocked on rising and falling edges for 1000 Mbit/s, and on rising edges only for 10/100 Mbit/s.[5] The RX_CTL signal carries RXDV (data valid) on the rising edge, and (RXDV xor RXER) on the falling edge. The TX_CTL signal likewise carries TXEN on rising edge and (TXEN xor TXER) on the falling edge. This is the case for both 1000 Mbit/s and 10/100 Mbit/s.[6]
The transmit clock signal is always provided by the MAC on the TXC line. The receive clock signal is always provided by the PHY on the RXC line.[citation needed] Source-synchronous clocking is used: the clock signal that is output (by either the PHY or the MAC) is synchronous with the data signals. This requires the PCB to be designed to add a 1.5–2 ns delay to the clock signal to meet the setup and hold times on the sink. RGMII v2.0 specifies an optional internal delay, obviating the need for the PCB designer to add delay; this is known as RGMII-ID.
Signal name | Description | Direction |
---|---|---|
TXC | Clock signal | MAC to PHY |
TXD[3..0] | Data to be transmitted | MAC to PHY |
TX_CTL | Multiplexing of transmitter enable and transmitter error | MAC to PHY |
RXC | Received clock signal (recovered from incoming received data) | PHY to MAC |
RXD[3..0] | Received data | PHY to MAC |
RX_CTL | Multiplexing of data received is valid and receiver error | PHY to MAC |
MDC | Management interface clock | MAC to PHY |
MDIO | Management interface I/O | Bidirectional |
RGMII version 1.3[7] uses 2.5V CMOS,[8] whereas RGMII version 2 uses 1.5V HSTL.[9]
Serial gigabit media-independent interface
[edit]The serial gigabit media-independent interface (SGMII) is a variant of MII used for Gigabit Ethernet but can also carry 10/100 Mbit/s Ethernet.
It uses differential pairs at 625 MHz clock frequency DDR for TX and RX data and TX and RX clocks. It differs from GMII by its low-power and low pin-count 8b/10b-coded SerDes. Transmit and receive path each use one differential pair for data and another differential pair for clock. The TX/RX clocks must be generated on device output but are optional on device input (clock recovery may be used alternatively). 10/100 Mbit/s Ethernet is carried by duplicating data words 100/10 times each, so the clock is always at 625 MHz.
High serial gigabit media independent interface
[edit]The high serial gigabit media-independent interface (HSGMII) is functionally similar to the SGMII but supports link speeds of up to 2.5 Gbit/s.
Quad serial gigabit media-independent interface
[edit]The quad serial gigabit media-independent interface (QSGMII) is a method of combining four SGMII lines into a 5 Gbit/s interface. QSGMII, like SGMII, uses low-voltage differential signaling (LVDS) for the TX and RX data, and a single LVDS clock signal. QSGMII uses significantly fewer signal lines than four separate SGMII connections.
QSGMII predates NBASE-T and is used to connect multi-port PHYs to MACs, for example in network routers.[10]
The PSGMII (penta serial gigabit media-independent interface) uses the same signal lines as QSGMII, but operates at 6.25 Gbit/s, which supports five 1 gigabit/s ports through one MII.
10 gigabit media-independent interface
[edit]This section needs expansion with: signal description. You can help by adding to it. (July 2023) |
10 gigabit media-independent interface (XGMII) is a standard defined in IEEE 802.3 designed for connecting full duplex 10 Gigabit Ethernet (10GbE) ports to each other and to other electronic devices on a printed circuit board (PCB). It is now typically used for on-chip connections. PCB connections are now mostly accomplished with XAUI. XGMII features two 32-bit datapaths (Rx & Tx) and two four-bit control flows (Rxc and Txc), operating at 156.25 MHz DDR (312.5 MT/s).[11]
See also
[edit]- Attachment Unit Interface (AUI)
- G.hn, an ITU-T recommendation that uses the term MII to refer to the interface between the data link layer and the physical layer.
- Gigabit interface converter (GBIC)
- List of interface bit rates
- Medium-dependent interface (MDI)
- Small form-factor pluggable transceiver (SFP)
- XAUI – 10 Gigabit Attachment Unit Interface
- XFP transceiver
References
[edit]- ^ "KSZ8001L/S 1.8V, 3.3V 10/100BASE-T/TX/FX Physical Layer Transceiver" (PDF).
- ^ a b c d IEEE Standard for Ethernet. IEEE 802.3. 31 August 2018. doi:10.1109/IEEESTD.2018.8457469. ISBN 978-1-5044-5090-4.
- ^ AN-1405 schematic
- ^ a b AN-1469 datasheet
- ^ "Reduced Gigabit Media Independent Interface (RGMII) Version 2.0" (PDF). 2002-04-01. Archived from the original on 2016-03-03.
{{cite web}}
: CS1 maint: bot: original URL status unknown (link) - ^ "XWAY PHY11G" (PDF). Archived from the original (PDF) on 2014-04-13. Retrieved 2014-04-11.
- ^ "Reduced Gigabit Media Independent Interface (RGMII) Version 1.3" (PDF). 2000-12-10. Archived from the original (PDF) on 2016-03-03.
- ^ "2.5 V ± 0.2 V (Normal Range) and 1.8 V – 2.7 V (Wide Range) Power Supply Voltage and Interface Standard for Nonterminated Digital Integrated Circuits, JESD8-5A.01" (PDF). 2006-06-01.
- ^ "High Speed Transceiver Logic (HSTL). A 1.5V Output Buffer Supply Voltage Based Interface Standard for Digital Integrated Circuits, JESD8-6" (PDF). 1995-08-01.
- ^ "QSGMII Specification" (PDF). Cisco. 2009-08-03. Retrieved 2024-10-01.
- ^ IEEE 802.3 clauses 46 & 47
External links
[edit]- Texas Instruments – AN-1405 DP83848 RMII
- Texas Instruments – DP83848C PHY Data Sheet
- hp.com – RGMIIv2_0_final_hp.pdf RGMII 2002-04-01 Version 2.0
- Serial-GMII Specification Revision 1.7 (ENG-46158) (PDF), archived from the original (PDF) on 2015-07-14
- "CEVA implementation documentation". Archived from the original on 2006-12-11.
- Altera 10 Gb Ethernet IP with XGMII and XAUI interfaces
- GMII Timing and Electrical Specification